**Product data sheet** 

## 1 General description

The TJA1441 is a member of the TJA144x family of transceivers that provide an interface between a Controller Area Network (CAN) or CAN FD (Flexible Data rate) protocol controller and the physical two-wire CAN bus. TJA144x transceivers implement the CAN physical layer as defined in ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5, and are fully interoperable with high-speed Classical CAN and CAN FD transceivers. All TJA144x variants enable reliable communication in the CAN FD fast phase at data rates up to 5 Mbit/s.

The TJA1441 is intended as a simple replacement for high-speed Classical CAN and CAN FD transceivers, such as the TJA1051 or TJA1057 from NXP. It offers pin compatibility and is designed to avoid changes to hardware and software design, allowing the TJA1441 to be easily retrofitted to existing applications.

An AEC-Q100 Grade 0 variant, the TJR1441, is available for high temperature applications, supporting operation at 150 °C ambient temperature. A variant intended for industrial applications, the TJF1441, is also available.

#### 1.1 TJA1441 variants

The TJA1441 comes in three variants, each available in an SO8 or HVSON8 package:

- The TJA1441A is a high-speed CAN transceiver with Normal and Silent modes and a VIO supply pin. The VIO pin allows for direct interfacing with 3.3 V and 5 V-supplied microcontrollers.
- The TJA1441B is a high-speed CAN transceiver with Normal and Silent modes.
- The TJA1441D is a high-speed CAN transceiver with Normal and Silent modes with a transmitter/receiver On/Off input.

### 2 Features and benefits

#### 2.1 General

- ISO 11898-2:2016, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant
- Standard CAN and CAN FD data bit rates up to 5 Mbit/s
- Low Electromagnetic Emission (EME) and high Electromagnetic Immunity (EMI)
- Qualified according to AEC-Q100 Grade 1
- Silent mode for node diagnosis and failure containment
- TJA1441A only: VIO input for interfacing with 3.3 V to 5 V microcontrollers
- TJA1441D only: dedicated input for switching to very low-current Off mode and disengaging from the bus
- All variants are available in SO8 and leadless HVSON8 (3.0 mm x 3.0 mm) packages;
   HVSON8 with improved Automated Optical Inspection (AOI) capability.



## **High-speed CAN transceiver**

Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)

#### 2.2 Predictable and fail-safe behavior

- · Undervoltage detection with defined handling on all supply pins
- Full functionality guaranteed from the undervoltage detection thresholds up to the maximum limiting voltage values
- · Defined behavior below the undervoltage detection thresholds
- Transceiver disengages from the bus (high-ohmic) when the supply voltage drops below the Off mode threshold
- Internal biasing of TXD and mode selection input pins, to enable defined fail-safe behavior

### 2.3 Protection

- High ESD handling capability on the bus pins (8 kV IEC and HBM)
- Bus pins protected against transients in automotive environments
- Transmit Data (TXD) dominant time-out function
- · Thermally protected

High-speed CAN transceiver

## 3 Quick reference data

### Table 1. Quick reference data

| Symbol                  | Parameter                                            | Conditions                                                 | Min  | Тур | Max  | Unit |
|-------------------------|------------------------------------------------------|------------------------------------------------------------|------|-----|------|------|
| V <sub>CC</sub>         | supply voltage                                       |                                                            | 4.5  | -   | 5.5  | V    |
| I <sub>CC</sub>         | supply current                                       | Normal mode, dominant                                      | -    | 38  | 60   | mA   |
|                         |                                                      | Normal mode, recessive                                     | -    | 4   | 7    | mA   |
|                         |                                                      | Silent mode                                                | -    | 3   | 6    | mA   |
|                         |                                                      | Off mode (TJA1441D only)                                   | -    | 90  | 250  | μΑ   |
| $V_{uvd(VCC)}$          | undervoltage detection voltage on pin VCC            |                                                            | 4    | -   | 4.5  | V    |
| V <sub>uvhys(VCC)</sub> | undervoltage hysteresis voltage on pin VCC           |                                                            | 50   | -   | -    | mV   |
| $V_{uvd(swoff)(VCC)}$   | switch-off undervoltage detection voltage on pin VCC | TJA1441B/D                                                 | 2.65 | -   | 2.95 | V    |
| V <sub>IO</sub>         | supply voltage on pin VIO                            |                                                            | 2.95 | -   | 5.5  | V    |
| I <sub>IO</sub>         | supply current on pin VIO                            | Normal mode, dominant; V <sub>TXD</sub> = 0 V              | -    | 250 | 760  | μΑ   |
|                         |                                                      | Normal mode, recessive; V <sub>TXD</sub> = V <sub>IO</sub> | -    | 150 | 460  | μΑ   |
|                         |                                                      | Silent mode; V <sub>TXD</sub> = V <sub>IO</sub>            | -    | 70  | 200  | μΑ   |
| $V_{uvd(swoff)(VIO)}$   | switch-off undervoltage detection voltage on pin VIO | TJA1441A                                                   | 2.65 | -   | 2.95 | V    |
| V <sub>ESD</sub>        | electrostatic discharge voltage                      | IEC 61000-4-2 on pins CANH and CANL                        | -8   | -   | +8   | kV   |
| V <sub>CANH</sub>       | voltage on pin CANH                                  | limiting value according to IEC 60134                      | -36  | -   | +40  | V    |
| V <sub>CANL</sub>       | voltage on pin CANL                                  | limiting value according to IEC 60134                      | -36  | -   | +40  | V    |
| T <sub>vj</sub>         | virtual junction temperature                         |                                                            | -40  | -   | +150 | °C   |

**High-speed CAN transceiver** 

## 4 Ordering information

**Table 2. Ordering information** 

| Type number | Package | Package                                                      |          |  |  |  |  |
|-------------|---------|--------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                  | Version  |  |  |  |  |
| TJA1441AT   | SO8     | plastic small outline package; 8 leads; body width 3.9 mm    | SOT96-1  |  |  |  |  |
| TJA1441BT   |         |                                                              |          |  |  |  |  |
| TJA1441DT   |         |                                                              |          |  |  |  |  |
| TJA1441ATK  | HVSON8  | plastic thermal enhanced very thin small outline package; no | SOT782-1 |  |  |  |  |
| TJA1441BTK  |         | leads; 8 terminals; body 3 × 3 × 0.85 mm                     |          |  |  |  |  |
| TJA1441DTK  |         |                                                              |          |  |  |  |  |

## 5 Block diagrams



## **High-speed CAN transceiver**



**High-speed CAN transceiver** 

## 6 Pinning information

## 6.1 Pinning



## 6.2 Pin description

Table 3. Pin description

| Symbol             | Pin | Type <sup>[1]</sup> | Description                                                                               |
|--------------------|-----|---------------------|-------------------------------------------------------------------------------------------|
| TXD                | 1   | I                   | transmit data input; inputs data (from the CAN controller) to be written to the bus lines |
| GND <sup>[2]</sup> | 2   | G                   | ground                                                                                    |
| VCC                | 3   | Р                   | 5 V supply voltage input                                                                  |
| RXD                | 4   | 0                   | receive data output; outputs data read from the bus lines (to the CAN controller).        |
| VIO                | 5   | Р                   | supply voltage input for I/O level adapter in TJA1441A                                    |
| n.c.               |     | -                   | not connected in TJA1441B                                                                 |
| S_N                |     | I                   | Silent mode control input in TJA1441D; active-LOW                                         |
| CANL               | 6   | AIO                 | LOW-level CAN bus line                                                                    |
| CANH               | 7   | AIO                 | HIGH-level CAN bus line                                                                   |
| S                  | 8   | I                   | Silent mode control input in TJA1441A and TJA1441B; active-HIGH                           |
| OFF                |     | I                   | Off mode control input in TJA1441D; active-HIGH                                           |

<sup>1]</sup> I: digital input; O: digital output; AIO: analog input/output; P: power supply; G: ground.

<sup>[2]</sup> HVSON package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is also recommended to solder the exposed center pad to board ground.

**High-speed CAN transceiver** 

## 7 Functional description

## 7.1 Operating modes

The TJA1441 supports three operating modes, Normal, Silent and Off. The operating mode is selected via pin S in the TJA1441A/B and via pins S\_N and OFF in the TJA1441D. See <u>Table 4</u> and <u>Table 5</u> for a description of the operating modes under normal supply conditions. Mode changes are completed after transition time  $\underline{t}_{t(moch)}$ .

Table 4. Operating modes: TJA1441A/B

| Mode               | Inputs |         | Outputs                      |                         |  |  |
|--------------------|--------|---------|------------------------------|-------------------------|--|--|
|                    | Pin S  | Pin TXD | CAN driver                   | Pin RXD                 |  |  |
| Normal             | LOW    | LOW     | dominant                     | LOW                     |  |  |
|                    |        | HIGH    | HIGH recessive LOW when bus  |                         |  |  |
|                    |        |         |                              | HIGH when bus recessive |  |  |
| Silent             | HIGH   | X       | biased to V <sub>CC</sub> /2 | LOW when bus dominant   |  |  |
|                    |        |         |                              | HIGH when bus recessive |  |  |
| Off <sup>[1]</sup> | Х      | X       | high-ohmic state             | high-ohmic state        |  |  |

<sup>[1]</sup> Off mode is only entered when the voltage on supply pin VCC or VIO (TJA1441A) is below any undervoltage detection threshold (see <u>Figure 4</u> and <u>Figure 5</u>).

Table 5. Operating modes: TJA1441D

| Mode               | Inputs  |         |         | Outputs                      |                         |
|--------------------|---------|---------|---------|------------------------------|-------------------------|
|                    | Pin S_N | Pin OFF | Pin TXD | CAN driver                   | Pin RXD                 |
| Normal             | HIGH    | LOW     | LOW     | dominant                     | LOW                     |
|                    |         |         | HIGH    | recessive                    | LOW when bus dominant   |
|                    |         |         |         |                              | HIGH when bus recessive |
| Silent             | LOW     | LOW     | Х       | biased to V <sub>CC</sub> /2 | LOW when bus dominant   |
|                    |         |         |         |                              | HIGH when bus recessive |
| Off <sup>[1]</sup> | X       | HIGH    | X       | high-ohmic state             | high-ohmic state        |

<sup>[1]</sup> Off mode is also entered when the voltage on supply pin VCC is below the undervoltage detection threshold (see Figure 6).

## **High-speed CAN transceiver**





### **High-speed CAN transceiver**



#### **7.1.1** Off mode

The TJA1441 switches to Off mode from any mode when the supply voltage on pin VIO/VCC falls below the switch-off undervoltage detection threshold ( $V_{uvd(swoff)(VIO)}$  in TJA1441A;  $V_{uvd(swoff)(VCC)}$  in TJA1441B/D) or when  $V_{CC}$  drops below  $V_{uvd(VCC)}$ . This is the default mode when the supply is first connected.

The CAN pins and pin RXD are in a high-ohmic state in Off mode.

When the supply voltage rises above the switch-off undervoltage detection threshold, the TJA1441 starts to boot up, triggering an initialization procedure. It switches to the selected mode after  $\underline{t}_{startup}$ , provided  $V_{CC} > V_{uvd(VCC)}$ .

#### 7.1.2 Silent mode

A HIGH level on pin S selects Silent mode in the TJA1441A and TJA1441B.

A LOW level on pins S\_N and OFF selects Silent mode in the TJA1441D.

The transmitter is disabled in Silent mode, releasing the bus pins to  $V_{CC}/2$ . All other IC functions, including the receiver, continue to operate as in Normal mode. Silent mode can be used to prevent a faulty CAN controller disrupting network communications.

#### 7.1.3 Normal mode

A LOW level on pin S selects Normal mode in the TJA1441A and TJA1441B.

A HIGH level on pin S\_N and a LOW level on pin OFF selects Normal mode in the TJA1441D.

In Normal mode, the transceiver can transmit and receive data via bus lines CANH and CANL. Pin TXD must be HIGH at least once in Normal mode before transmission can

TJA1441

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2020. All rights reserved.

## **High-speed CAN transceiver**

begin. The differential receiver converts the analog data on the bus lines into digital data on pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME. In recessive state, the output voltage on the bus pins is  $V_{\rm CC}/2$ .

### 7.1.4 Controlled Off mode (TJA1441D)

A HIGH level on pin OFF selects Off mode. In Off mode the entire transceiver is disabled, allowing the microcontroller to save power when CAN communication is not required. The bus pins are high-ohmic in Off mode, making the transceiver invisible to the rest of the network.

### 7.1.5 Operating modes and gap-free operation

Gap-free operation guarantees defined behavior at all voltage levels. Supply voltage-to-operating mode mapping is detailed in <u>Figure 7</u> and in the state diagrams (<u>Figure 4</u>, <u>Figure 5</u> and <u>Figure 6</u>).

### **High-speed CAN transceiver**

|                      | TJA1441A                                           |                 |                                                             |                                                                                     |                |               | TJA1441B/D                                         |                                                                               |
|----------------------|----------------------------------------------------|-----------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------|---------------|----------------------------------------------------|-------------------------------------------------------------------------------|
|                      | 5.5 V - 6 V <sup>[1]</sup>                         |                 |                                                             | Fully functional <sup>[</sup>                                                       | 2][3]          |               | 5.5 V - 6 V <sup>[1]</sup>                         | Fully functional <sup>[2][3]</sup>                                            |
| Voltage range on VCC | V <sub>CC</sub> operating range<br>(4.5 V - 5.5 V) |                 | Fully functional <sup>[2][3]</sup> OR<br>Off <sup>[4]</sup> | Fully functional <sup>[2]</sup> and<br>characteristics<br>guaranteed <sup>[5]</sup> |                | e on VCC      | V <sub>CC</sub> operating range<br>(4.5 V - 5.5 V) | Fully functional <sup>[2]</sup> AND characteristics guaranteed <sup>[5]</sup> |
| age rang             | V <sub>uvd(VCC)</sub> range <sup>[6]</sup>         | Off             | Fully functional <sup>[2]</sup> OR<br>Off <sup>[4]</sup>    | Fully functional <sup>[2]</sup> OF<br>Off <sup>[4]</sup>                            | ₹              | Voltage range | V <sub>uvd(VCC)</sub> range                        | Fully functional <sup>[2]</sup> OR<br>Off <sup>[4]</sup>                      |
| \<br>Vert            |                                                    |                 |                                                             |                                                                                     |                | Volt          | 2.95 V - 4 V                                       | Off                                                                           |
|                      | -0.3 V - 4 V                                       |                 | Off <sup>[4]</sup>                                          | Off                                                                                 |                |               | V <sub>uvd(swoff)(VCC)</sub> range                 | Off <sup>[4]</sup>                                                            |
|                      |                                                    |                 |                                                             |                                                                                     |                |               | -0.3 V - 2.65 V                                    | Off                                                                           |
|                      |                                                    | -0.3 V - 2.65 V | Vuvd(swoff)(VIO) range <sup>[6]</sup>                       | V <sub>IO</sub> operating range<br>(2.95 V - 5.5 V)                                 | 5.5 V - 6 V[¹] |               |                                                    |                                                                               |
|                      |                                                    |                 | Voltage ra                                                  | nge on VIO                                                                          |                |               |                                                    |                                                                               |

- [1] 6 V is the IEC 60134 Absolute Maximum Rating (AMR) for VCC and VIO (see Limiting values table). Above the AMR, irreversible changes in characteristics, functionality or performance may occur. Returning from above AMR to the operating range, datasheet characteristics and functionality cannot be guaranteed.
- [2] Target transceiver functionality as described in this datasheet is applicable.
- [3] Prolonged operation of the device outside the operating range may impact reliability over lifetime. Returning to the operating range, datasheet characteristics are guaranteed provided the AMR has not been exceeded.
- [4] For a given value of V<sub>CC</sub> (and V<sub>IO</sub> in TJA1441A), a specific device will be in a single defined state determined by its undervoltage detection thresholds (V<sub>uvd</sub>(v<sub>CC</sub>), V<sub>uvd</sub>(swoff)(v<sub>IO</sub>) and V<sub>uvd</sub>(swoff)(v<sub>CC</sub>)). The actual thresholds can vary between devices (within the ranges specified in this data sheet). To guarantee the device will be in a specific state, V<sub>IO</sub> and V<sub>CC</sub> must be either above the maximum or below the minimum thresholds specified for these undervoltage detection ranges.
- minimum thresholds specified for these undervoltage detection ranges.

  [5] Datasheet characteristics are guaranteed within the V<sub>CC</sub> and V<sub>IO</sub> operating ranges. Exceptions are described in the Static and Dynamic characteristics tables.
- [6] The following applies to TJA1441A:
  - The device is fully functional when both  $V_{\mbox{\footnotesize{CC}}}$  and  $V_{\mbox{\footnotesize{IO}}}$  are above the undervoltage threshold.
  - If  $V_{CC}$  or  $V_{IO}$  falls below any undervoltage threshold, the device switches to Off mode.

aaa-038561

Figure 7. Supply voltage ranges and gap-free operation

#### 7.2 Fail-safe features

#### 7.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD is set LOW. If the LOW state on this pin persists for longer than  $\underline{t}_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD goes HIGH.

## 7.2.2 Internal biasing of TXD and mode input pins

Pins TXD, S, S\_N and OFF have internal pull-ups to  $V_{CC}/V_{IO}$  to ensure a safe, defined state in case one or more of these pins is left open or become floating. Pull-up resistors

TJA1441

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

### **High-speed CAN transceiver**

are active on these pins in all states; they should be held at the  $V_{CC}/V_{IO}$  level in Silent (or Off in TJA1441D) mode to minimize supply current.

### 7.2.3 Undervoltage detection on pins VCC and VIO

If  $V_{CC}$  or  $V_{IO}$  drops below the undervoltage detection threshold ( $V_{uvd(VCC)}$ ) or  $V_{uvd(swoff)VCC}$  for  $V_{CC}$ ;  $V_{uvd(swoff)VIO}$  for  $V_{IO}$ ) the transceiver switches to Off mode and disengages from the bus (zero load; bus pins high-ohmic) until the supply voltage has recovered. If Normal mode is selected, the output drivers are enabled once both  $V_{CC}$  and  $V_{IO}$  are again within their operating ranges and TXD has been reset to HIGH.

### 7.2.4 Overtemperature protection

The device is protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , the CAN bus drivers are disabled. When the junction temperature drops below  $T_{j(sd)rel}$ , the CAN bus drivers recover once TXD has been reset to HIGH and Normal mode is selected (waiting for TXD to go HIGH prevents output driver oscillation due to small variations in temperature).

#### 7.2.5 I/O levels

Pin VIO of the TJA1441A should be connected to the microcontroller supply voltage (see Figure 11). This adjusts the signal levels on pins TXD, RXD and S to the I/O levels of the microcontroller, allowing for direct interfacing without additional glue logic.

All I/O levels are related to  $V_{CC}$  in the TJA1441B/D and are, therefore, compatible with 5 V microcontrollers. Spurious signals from the microcontroller on pins S, S\_N and OFF are filtered out with a filter time of  $\underline{t}_{fitr(IO)}$ .

**High-speed CAN transceiver** 

## **Limiting values**

#### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to pin GND, unless otherwise specified.

| Symbol                   | Parameter                             | Conditions                                      | N     | /lin | Max                                 | Unit |
|--------------------------|---------------------------------------|-------------------------------------------------|-------|------|-------------------------------------|------|
| V <sub>x</sub>           | voltage on pin x <sup>[1]</sup>       | on pins VCC, VIO (TJA1441A), TXD, S             | -     | 0.3  | +6                                  | V    |
|                          |                                       | (TJA1441A/B), OFF (TJA1441D), S_N<br>(TJA1441D) |       |      | +7 <sup>[2]</sup>                   |      |
|                          |                                       | on pins CANH, CANL                              | -;    | 36   | +40                                 | V    |
|                          |                                       | on pins RXD                                     |       |      |                                     |      |
|                          |                                       | TJA1441A                                        | -     | 0.3  | V <sub>IO</sub> +0.3 <sup>[3]</sup> | V    |
|                          |                                       | TJA1441B, TJA1441D                              | -1    | 0.3  | V <sub>CC</sub> +0.3 <sup>[3]</sup> | V    |
| V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL |                                                 |       | 40   | +40                                 | V    |
| V <sub>trt</sub>         | transient voltage                     | on pins CANH, CANL                              | [4]   |      |                                     |      |
|                          |                                       | pulse 1                                         | -     | 100  | -                                   | V    |
|                          |                                       | pulse 2a                                        | -     |      | +75                                 | V    |
|                          |                                       | pulse 3a                                        | -     | 150  | -                                   | V    |
|                          |                                       | pulse 3b                                        | -     |      | +100                                | V    |
| V <sub>ESD</sub>         | electrostatic discharge               | IEC 61000-4-2 (150 pF, 330 Ω discharge circuit) | [5]   |      |                                     |      |
|                          | voltage                               | on pins CANH, CANL                              |       | 8    | +8                                  | kV   |
|                          |                                       | Human Body Model (HBM)                          |       |      |                                     |      |
|                          |                                       | on any pin                                      | [6]   | 4    | +4                                  | kV   |
|                          |                                       | on pins CANH, CANL                              | [7] _ | 8    | +8                                  | kV   |
|                          |                                       | Charged Device Model (CDM)                      | [8]   |      |                                     |      |
|                          |                                       | on corner pins                                  | -     | 750  | +750                                | V    |
|                          |                                       | on any other pin                                |       | 500  | +500                                | V    |
| $T_{vj}$                 | virtual junction temperature          |                                                 | [9]   | 40   | +150                                | °C   |
| T <sub>stg</sub>         | storage temperature                   |                                                 |       | 55   | +150                                | °C   |

The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these [1] values

<sup>[2]</sup> [3] [4] [5] [6] [7] The device can withstand voltages between 6 V and 7 V for a total of 20 s over the product lifetime.

Subject to the qualifications detailed in Table notes 1 and 2 above for pins VCC, VIO, TXD, S, OFF, and S\_N. Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO7637. Verified by an external test house according to IEC TS 62228, Section 4.3.

According to AEC-Q100-002.

Pins stressed to reference group containing all ground and supply pins, emulating the application circuits (<u>Figure 11</u>, <u>Figure 12</u> and <u>Figure 13</u>). HBM pulse as specified in AEC-Q100-002 used.

According to AEC-Q100-011.

In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \# R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value used in the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature  $(T_{amb})$ .

**High-speed CAN transceiver** 

## Thermal characteristics

#### **Table 7. Thermal characteristics**

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol                | Parameter                                                          | Conditions <sup>[1]</sup> | Тур                     | Unit |
|-----------------------|--------------------------------------------------------------------|---------------------------|-------------------------|------|
| $R_{th(j-a)}$         | thermal resistance from junction to ambient                        | SO8                       | 96 KA<br>57 KA<br>19 KA |      |
|                       |                                                                    | HVSON8                    | 57                      | K/W  |
| R <sub>th(j-c)</sub>  | thermal resistance from junction to case <sup>[2]</sup>            | HVSON8                    | 19                      | K/W  |
| $\Psi_{j\text{-top}}$ | thermal characterization parameter from junction to top of package | SO8                       | 9                       | K/W  |
|                       |                                                                    | HVSON8                    | 9                       | K/W  |

According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 µm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 µm). Case temperature refers to the center of the heatsink at the bottom of the package.

## 10 Static characteristics

#### **Table 8. Static characteristics**

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V (TJA1441A);  $R_L$  = 60  $\Omega$ ; unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[1]</sup>

| Symbol             | Parameter                                 | Conditions                                                                                                                  |     | Min  | Тур | Max  | Unit |
|--------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|------|
| Supply; pin \      | VCC                                       |                                                                                                                             |     |      | '   | '    | ,    |
| V <sub>CC</sub>    | supply voltage                            |                                                                                                                             |     | 4.5  | -   | 5.5  | V    |
| $V_{uvd}$          | undervoltage detection voltage            |                                                                                                                             | [2] | 4    | -   | 4.5  | V    |
| V <sub>uvhys</sub> | undervoltage hysteresis voltage           |                                                                                                                             |     | 50   | -   | -    | mV   |
| $V_{uvd(swoff)}$   | switch-off undervoltage detection voltage | TJA1441B/D                                                                                                                  | [2] | 2.65 | -   | 2.95 | V    |
| I <sub>CC</sub>    | supply current                            | Normal mode                                                                                                                 |     |      |     |      |      |
|                    |                                           | dominant; $V_{TXD} = 0 V$ ; $t < t_{to(dom)TXD}$                                                                            |     | -    | 38  | 60   | mA   |
|                    |                                           | dominant; V <sub>TXD</sub> = 0 V;<br>short circuit on bus lines;<br>-3 V < (V <sub>CANH</sub> = V <sub>CANL</sub> ) < +40 V |     | -    | -   | 125  | mA   |
|                    |                                           | recessive; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[3]</sup>                                                                |     | -    | 4   | 7    | mA   |
|                    |                                           | Silent mode; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[3]</sup>                                                              |     | -    | 3   | 6    | mA   |
|                    |                                           | Off mode; (TJA1441D only)                                                                                                   |     | -    | 90  | 250  | μA   |
| I/O level ada      | apter supply; pin VIO (TJA144             | 1A)                                                                                                                         |     |      |     | _    |      |
| $V_{IO}$           | supply voltage                            |                                                                                                                             |     | 2.95 | -   | 5.5  | V    |
| $V_{uvd(swoff)}$   | switch-off undervoltage detection voltage |                                                                                                                             |     | 2.65 | -   | 2.95 | V    |
| I <sub>IO</sub>    | supply current                            | Normal mode; dominant; V <sub>TXD</sub> = 0 V                                                                               |     | -    | 250 | 760  | μA   |
|                    |                                           | Normal mode; recessive; $V_{TXD} = V_{IO}$                                                                                  |     | -    | 150 | 460  | μA   |
|                    |                                           | Silent mode; V <sub>TXD</sub> = V <sub>IO</sub>                                                                             |     | -    | 70  | 200  | μA   |

TJA1441

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

## High-speed CAN transceiver

| Symbol                | Parameter                               | Conditions                                                                                          | Min                   | Тур  | Max                               | Unit    |
|-----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------------------|---------|
| CAN transmi           | t data input; pin TXD                   |                                                                                                     |                       | '    |                                   |         |
| V <sub>IH</sub>       | HIGH-level input voltage                |                                                                                                     | 0.7V <sub>IO</sub> [3 | B] _ | -                                 | V       |
| V <sub>IL</sub>       | LOW-level input voltage                 |                                                                                                     | -                     | -    | 0.3V <sub>IO</sub> <sup>[3]</sup> | V       |
| $V_{hys(TXD)}$        | hysteresis voltage on pin TXD           |                                                                                                     | 50                    | -    | -                                 | mV      |
| R <sub>pu</sub>       | pull-up resistance                      |                                                                                                     | 20                    | -    | 80                                | kΩ      |
| Ci                    | input capacitance                       | [                                                                                                   | 4] -                  | -    | 10                                | pF      |
| <b>CAN</b> receive    | data output; pin RXD                    |                                                                                                     |                       | ,    |                                   | ,       |
| I <sub>OH</sub>       | HIGH-level output current               | $V_{RXD} = V_{IO}^{[3]} - 0.4 \text{ V}$                                                            | -10                   | -    | -1                                | mA      |
| I <sub>OL</sub>       | LOW-level output current                | V <sub>RXD</sub> = 0.4 V                                                                            | +1                    | -    | +10                               | mA      |
| Silent contro         | ol inputs; pins S (TJA1441A/B)          | ), S_N (TJA1441D) and OFF (TJA1441D)                                                                |                       |      |                                   |         |
| $V_{IH}$              | HIGH-level input voltage                |                                                                                                     | 0.7V <sub>IO</sub> [3 | 3] - | -                                 | ٧       |
| V <sub>IL</sub>       | LOW-level input voltage                 |                                                                                                     | -                     | -    | 0.3V <sub>IO</sub> <sup>[3]</sup> | V       |
| V <sub>hys</sub>      | hysteresis voltage                      |                                                                                                     | 50                    | -    | -                                 | mV      |
| R <sub>pu</sub>       | pull-up resistance                      |                                                                                                     | 20                    | -    | 80                                | kΩ      |
| C <sub>i</sub>        | input capacitance                       | ]                                                                                                   | 4] _                  | -    | 10                                | pF      |
| Bus lines; pin        | s CANH and CANL                         |                                                                                                     |                       |      |                                   | ļ-<br>- |
| V <sub>O(dom)</sub>   | dominant output voltage                 | V <sub>TXD</sub> = 0 V; t < t <sub>to(dom)TXD</sub> ; V <sub>CC</sub> ≥ 4.75 V                      |                       |      |                                   |         |
| 2 (==)                |                                         | pin CANH; R <sub>L</sub> = 50 $\Omega$ to 65 $\Omega$                                               | 2.75                  | 3.5  | 4.5                               | V       |
|                       |                                         | pin CANL; $R_L$ = 50 Ω to 65 Ω                                                                      | 0.5                   | 1.5  | 2.25                              | V       |
| $V_{TXsym}$           | transmitter voltage symmetry            | $V_{TX_{SVM}} = V_{CANH} + V_{CANI};$                                                               | 0.9V <sub>CC</sub>    | -    | 1.1V <sub>CC</sub>                | V       |
| V <sub>cm(step)</sub> | common mode voltage step                | ]                                                                                                   | -150<br>6]            | -    | +150                              | mV      |
| $V_{cm(p-p)}$         | peak-to-peak common mode voltage        | ו                                                                                                   | -300<br>5]            | -    | +300                              | mV      |
| V <sub>O(dif)</sub>   | differential output voltage             | dominant; Normal mode; $V_{TXD} = 0 \text{ V}$ ; $t < t_{to(dom)TXD}$ ; $V_{CC} \ge 4.75 \text{ V}$ |                       |      |                                   |         |
|                       |                                         | $R_L$ = 50 $\Omega$ to 65 $\Omega$                                                                  | 1.5                   | -    | 3                                 | V       |
|                       |                                         | $R_L$ = 45 $\Omega$ to 70 $\Omega$                                                                  | 1.4                   | -    | 3.3                               | V       |
|                       |                                         | R <sub>L</sub> = 2240 Ω                                                                             | <sup>4]</sup> 1.5     | -    | 5                                 | V       |
|                       |                                         | recessive; no load                                                                                  |                       |      |                                   |         |
|                       |                                         | Normal or Silent mode; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[3]</sup>                            | -50                   | -    | +50                               | mV      |
| V <sub>O(rec)</sub>   | recessive output voltage                | Normal or Silent mode; $V_{TXD} = V_{IO}^{[3]}$ ; no load                                           | 2                     | 2.5  | 3                                 | V       |
| $V_{th(RX)dif}$       | differential receiver threshold voltage | Normal or Silent mode;<br>-12 $V \le V_{CANH} \le +12 V$ ;<br>-12 $V \le V_{CANL} \le +12 V$        | 0.5                   | -    | 0.9                               | V       |

TJA1441

## **High-speed CAN transceiver**

| Symbol                  | Parameter                                | Conditions                                                                                                                             | Min | Тур | Max | Unit |
|-------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>rec(RX)</sub>    | receiver recessive voltage               | Normal or Silent mode;<br>-12 $V \le V_{CANH} \le +12 V$ ;<br>-12 $V \le V_{CANL} \le +12 V$                                           | -4  | -   | 0.5 | V    |
| $V_{\text{dom}(RX)}$    | receiver dominant voltage                | Normal or Silent mode;<br>-12 $V \le V_{CANH} \le +12 V$ ;<br>-12 $V \le V_{CANL} \le +12 V$                                           | 0.9 | -   | 9   | V    |
| V <sub>hys(RX)dif</sub> | differential receiver hysteresis voltage | Normal or Silent mode;<br>-12 $V \le V_{CANH} \le +12 V$ ;<br>-12 $V \le V_{CANL} \le +12 V$                                           | 50  | -   | -   | mV   |
| I <sub>O(sc)</sub>      | short-circuit output current             | -15 V ≤ V <sub>CANH</sub> ≤ +40 V;<br>-15 V ≤ V <sub>CANL</sub> ≤ +40 V                                                                | -   | -   | 115 | mA   |
| I <sub>O(sc)rec</sub>   | recessive short-circuit output current   | Normal mode; $V_{TXD} = V_{IO}^{[3]}$ ;<br>-27 V $\leq$ V <sub>CANH</sub> $\leq$ +32 V;<br>-27 V $\leq$ V <sub>CANL</sub> $\leq$ +32 V | -3  | -   | +3  | mA   |
| IL                      | leakage current                          | $V_{CC} = V_{IO} = 0 \text{ V or pins shorted to GND}$<br>via 47 K $\Omega$ ; $V_{CANH} = V_{CANL} = 5 \text{ V}$ ;                    | -10 | -   | +10 | μΑ   |
| R <sub>i</sub>          | input resistance                         | -2 V ≤ V <sub>CANL</sub> ≤ +7 V;<br>-2 V ≤ V <sub>CANH</sub> ≤ +7 V                                                                    | 25  | 40  | 50  | kΩ   |
| ΔR <sub>i</sub>         | input resistance deviation               | $0 \text{ V} \le \text{V}_{CANL} \le +5 \text{ V}; 0 \text{ V} \le \text{V}_{CANH} \le +5 \text{ V}$                                   | -3  | -   | +3  | %    |
| R <sub>i(dif)</sub>     | differential input resistance            | $-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V}$                            | 50  | 80  | 100 | kΩ   |
| C <sub>i(cm)</sub>      | common-mode input capacitance            | [4]                                                                                                                                    | -   | -   | 20  | pF   |
| C <sub>i(dif)</sub>     | differential input capacitance           | [4]                                                                                                                                    | -   | -   | 10  | pF   |
| Temperature             | e detection                              |                                                                                                                                        |     | ,   |     | ,    |
| $T_{j(sd)}$             | shutdown junction temperature            |                                                                                                                                        | 180 | -   | 200 | °C   |
| T <sub>j(sd)rel</sub>   | release shutdown junction temperature    |                                                                                                                                        | 175 | -   | 195 | °C   |

All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected.

<sup>[2]</sup> above max value.

V<sub>CC</sub> in TJA1441B/D

Not tested in production; guaranteed by design.

<sup>[5]</sup> [6] The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 15

See Figure 10

**High-speed CAN transceiver** 

## 11 Dynamic characteristics

### Table 9. Dynamic characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V (TJA1441A);  $R_L$  = 60  $\Omega$ ; unless specified otherwise. All voltages are defined with respect to ground. [1]

| Symbol                     | Parameter                                                          | Conditions                          |            | Min | Тур | Max   | Unit |
|----------------------------|--------------------------------------------------------------------|-------------------------------------|------------|-----|-----|-------|------|
| CAN timing of              | characteristics; t <sub>bit(TXD)</sub> ≥ 200 ns; see <u>Figure</u> | 8, Figure 9 and Figure 14           |            |     | '   |       | '    |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant                                | Normal mode                         |            | -   | -   | 102.5 | ns   |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive                               | Normal mode                         |            | -   | -   | 102.5 | ns   |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD                                | Normal or Silent mode               |            | -   | -   | 127.5 | ns   |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD                               | Normal or Silent mode               |            | -   | -   | 127.5 | ns   |
| $t_{d(TXDL-RXDL)}$         | delay time from TXD LOW to RXD LOW                                 | Normal mode                         |            | -   | -   | 230   | ns   |
| t <sub>d(TXDH-RXDH)</sub>  | delay time from TXD HIGH to RXD HIGH                               | Normal mode                         |            | _   | -   | 230   | ns   |
| CAN FD timi                | ng characteristics; see <u>Figure 9</u> and <u>Figure</u>          | 14                                  |            |     |     |       |      |
| t <sub>bit(bus)</sub>      | transmitted recessive bit width                                    | $t_{bit(TXD)}$ = 500 ns             |            | 435 | -   | 530   | ns   |
|                            |                                                                    | $t_{bit(TXD)}$ = 200 ns             |            | 155 | -   | 210   | ns   |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                                                | $t_{bit(TXD)}$ = 500 ns             |            | 400 | -   | 550   | ns   |
|                            |                                                                    | $t_{bit(TXD)}$ = 200 ns             |            | 120 | -   | 220   | ns   |
| $\Delta t_{rec}$           | receiver timing symmetry                                           | $t_{bit(TXD)}$ = 500 ns             |            | -65 | -   | 40    | ns   |
|                            |                                                                    | $t_{bit(TXD)}$ = 200 ns             |            | -45 | -   | 15    | ns   |
| Dominant tim               | ne-out time; pin TXD                                               |                                     |            |     |     |       |      |
| <u>t</u> to(dom)TXD        | TXD dominant time-out time                                         | V <sub>TXD</sub> = 0 V; Normal mode | [2]<br>[3] | 8.0 | -   | 9     | ms   |
| Mode transiti              | ons                                                                |                                     |            |     |     |       |      |
| t <sub>t(moch)</sub>       | mode change transition time                                        |                                     | [2]        | -   | -   | 50    | μs   |
| <u>t</u> startup           | start-up time                                                      |                                     | [2]        | -   | -   | 1     | ms   |
| IO filter; pins            | S (TJA1441A/B), S_N (TJA1441D) and OF                              | F (TJA1441D)                        |            |     |     | _     |      |
| t <sub>fltr(IO)</sub>      | I/O filter time                                                    |                                     | [4]        | 1   | -   | 5     | μs   |
| Undervoltage               | e detection; see <u>Figure 4</u> , <u>Figure 5</u> and <u>Figu</u> | re 6                                |            |     | '   |       | '    |
| t <sub>det(uv)</sub>       | undervoltage detection time                                        | on pin VCC                          | [2]        | -   | -   | 30    | μs   |
| t <sub>uvd(swoff)</sub>    | switch-off undervoltage detection time                             | on pin VCC; TJA1441B/D              | [2]        | -   | -   | 30    | μs   |
|                            |                                                                    | on pin VIO; TJA1441A                | [2]        | -   | -   | 30    | μs   |
| t <sub>rec(uv)</sub>       | undervoltage recovery time                                         | on pin VCC                          | [2]        | -   | -   | 50    | μs   |

<sup>[1]</sup> All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.

<sup>[2]</sup> Not tested in production; guaranteed by design.

Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the max value.

<sup>[4]</sup> Pulses shorter than the min value are guaranteed to be filtered out; pulses longer than the max value are guaranteed to be processed.

## **High-speed CAN transceiver**





## **High-speed CAN transceiver**



# 12 Application information

## 12.1 Application diagrams



## **High-speed CAN transceiver**





## 12.2 Application hints

Further information on the application of the TJA1441 can be found in NXP application hints AH2002 'TJx144x/TJx146x Application Hints', available on request from NXP Semiconductors.

**High-speed CAN transceiver** 

## 13 Test information





## 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-H - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

## **High-speed CAN transceiver**

## 14 Package outline



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|--------------------|------------|--------|-------|----------|------------|---------------------------------|
|                    | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT96-1            | 076E03     | MS-012 |       |          |            | <del>99-12-27</del><br>03-02-18 |

Figure 16. Package outline SOT96-1 (SO8)

TJA1441

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

## **High-speed CAN transceiver**



**High-speed CAN transceiver** 

## 15 Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

## 16.3 Wave soldering

Key characteristics in wave soldering are:

TJA1441

## **High-speed CAN transceiver**

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 18</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board
  is heated to the peak temperature) and cooling down. It is imperative that the peak
  temperature is high enough for the solder to make reliable solder joints (a solder
  paste characteristic). In addition, the peak temperature must be low enough that the
  packages and/or boards are not damaged. The peak temperature of the package
  depends on package thickness and volume and is classified in accordance with
  Table 10 and Table 11

Table 10. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm³)                    |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

Table 11. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm³)                    |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 18</u>.

## **High-speed CAN transceiver**



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 17 Soldering of HVSON packages

<u>Section 16</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can be found in the following application note:

• AN10365 "Surface mount reflow soldering description"

High-speed CAN transceiver

# 18 Appendix: ISO 11898-2:2016 parameter cross-reference list

Table 12. ISO 11898-2:2016 to NXP data sheet parameter conversion

| Table 12. ISO 11898-2:2016 to NXP data sheet parameter ISO 11898-2:2016                             | Conversio                                | NXP data she              | et                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                                                                           | Notation                                 | Symbol                    | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HS-PMA dominant output characteristics                                                              |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Single ended voltage on CAN_H                                                                       | V <sub>CAN_H</sub>                       | $V_{O(dom)}$              | dominant output voltage                                                                                                                                                                                                                                                                                                                                                                                                     |
| Single ended voltage on CAN_L                                                                       | V <sub>CAN_L</sub>                       |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Differential voltage on normal bus load                                                             | $V_{Diff}$                               | V <sub>O(dif)</sub>       | differential output voltage                                                                                                                                                                                                                                                                                                                                                                                                 |
| Differential voltage on effective resistance during arbitration                                     |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Optional: Differential voltage on extended bus load range                                           |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| HS-PMA driver symmetry                                                                              |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Driver symmetry                                                                                     | $V_{SYM}$                                | $V_{TXsym}$               | transmitter voltage symmetry                                                                                                                                                                                                                                                                                                                                                                                                |
| Maximum HS-PMA driver output current                                                                |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Absolute current on CAN_H                                                                           | I <sub>CAN_H</sub>                       | I <sub>O(sc)dom</sub>     | dominant short-circuit output                                                                                                                                                                                                                                                                                                                                                                                               |
| Absolute current on CAN_L                                                                           | I <sub>CAN_L</sub>                       |                           | current                                                                                                                                                                                                                                                                                                                                                                                                                     |
| HS-PMA recessive output characteristics, bus biasing ac                                             | tive/inacti                              | ve                        | <u>'</u>                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Single ended output voltage on CAN_H                                                                | V <sub>CAN_H</sub>                       | V <sub>O(rec)</sub>       | recessive output voltage                                                                                                                                                                                                                                                                                                                                                                                                    |
| Single ended output voltage on CAN_L                                                                | V <sub>CAN_L</sub>                       |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Differential output voltage                                                                         | $V_{Diff}$                               | $V_{O(dif)}$              | differential output voltage                                                                                                                                                                                                                                                                                                                                                                                                 |
| Optional HS-PMA transmit dominant time-out                                                          |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Transmit dominant time-out, long                                                                    | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time                                                                                                                                                                                                                                                                                                                                                                                                  |
| Transmit dominant time-out, short                                                                   |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| HS-PMA static receiver input characteristics, bus biasing                                           | active/ina                               | ictive                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Recessive state differential input voltage range<br>Dominant state differential input voltage range | $V_{Diff}$                               | $V_{th(RX)dif}$           | dominant output voltage  differential output voltage  transmitter voltage symmetry  dominant short-circuit output current  recessive output voltage  differential output voltage  TXD dominant time-out time  differential receiver threshold voltage receiver recessive voltage receiver dominant voltage  differential input resistance input resistance input resistance deviation  delay time from TXD HIGH to RXD HIGH |
|                                                                                                     |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                     |                                          | $V_{dom(RX)}$             | receiver dominant voltage                                                                                                                                                                                                                                                                                                                                                                                                   |
| HS-PMA receiver input resistance (matching)                                                         |                                          |                           |                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Differential internal resistance                                                                    | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance                                                                                                                                                                                                                                                                                                                                                                                               |
| Single ended internal resistance                                                                    | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                                                                                                                                                                                                                                                                                                                                                                                                            |
| Matching of internal resistance                                                                     | MR                                       | $\Delta R_i$              | input resistance deviation                                                                                                                                                                                                                                                                                                                                                                                                  |
| HS-PMA implementation loop delay requirement                                                        | ,                                        |                           | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                |
| Loop delay                                                                                          | $t_{Loop}$                               | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                     |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW                                                                                                                                                                                                                                                                                                                                                                                          |

## **High-speed CAN transceiver**

| ISO 11898-2:2016                                                                                   |                                          | NXP data she             | eet                                   |
|----------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------|---------------------------------------|
| Parameter                                                                                          | Notation                                 | Symbol                   | Parameter                             |
| Optional HS-PMA implementation data signal timing requ<br>Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements f                              | for use with bit         | rates above 1 Mbit/s up to 2          |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended                                  | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>    | transmitted recessive bit width       |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                               | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>    | bit time on pin RXD                   |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                   | $\Delta t_{Rec}$                         | $\Delta t_{rec}$         | receiver timing symmetry              |
| <b>HS-PMA maximum ratings of <math>V_{CAN\_H}</math></b> , $V_{CAN\_L}$ and $V_{Diff}$             |                                          |                          |                                       |
| Maximum rating V <sub>Diff</sub>                                                                   | $V_{Diff}$                               | V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL |
| General maximum rating V <sub>CAN_H</sub> and V <sub>CAN_L</sub>                                   | V <sub>CAN_H</sub>                       | V <sub>x</sub>           | voltage on pin x                      |
| Optional: Extended maximum rating VCAN_H and VCAN_L                                                | V <sub>CAN_L</sub>                       |                          |                                       |
| HS-PMA maximum leakage currents on CAN_H and CAN                                                   | _L, unpow                                | ered                     | -                                     |
| Leakage current on CAN_H, CAN_L                                                                    | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL                       | leakage current                       |

## **High-speed CAN transceiver**

## 19 Legal information

#### 19.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 19.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected

TJA1441

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

## **High-speed CAN transceiver**

to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — While NXP Semiconductors has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP Semiconductors accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

**NXP Semiconductors** 

# **TJA1441**

## **High-speed CAN transceiver**

## **Contents**

| 1     | General description                         | . 1 |
|-------|---------------------------------------------|-----|
| 1.1   | TJA1441 variants                            | 1   |
| 2     | Features and benefits                       | 1   |
| 2.1   | General                                     |     |
| 2.2   | Predictable and fail-safe behavior          |     |
| 2.3   | Protection                                  |     |
| 3     | Quick reference data                        | . 3 |
| 4     | Ordering information                        | . 4 |
| 5     | Block diagrams                              | . 4 |
| 6     | Pinning information                         | . 6 |
| 6.1   | Pinning                                     | 6   |
| 6.2   | Pin description                             | . 6 |
| 7     | Functional description                      | 7   |
| 7.1   | Operating modes                             | . 7 |
| 7.1.1 | Off mode                                    | 9   |
| 7.1.2 | Silent mode                                 |     |
| 7.1.3 | Normal mode                                 | 9   |
| 7.1.4 | Controlled Off mode (TJA1441D)              | 10  |
| 7.1.5 | Operating modes and gap-free operation      | 10  |
| 7.2   | Fail-safe features                          |     |
| 7.2.1 | TXD dominant time-out function              | 11  |
| 7.2.2 | Internal biasing of TXD and mode input pins | 11  |
| 7.2.3 | Undervoltage detection on pins VCC and      |     |
|       | VIO                                         | 12  |
| 7.2.4 | Overtemperature protection                  | 12  |
| 7.2.5 | I/O levels                                  | 12  |
| 8     | Limiting values                             |     |
| 9     | Thermal characteristics                     |     |
| 10    | Static characteristics                      |     |
| 11    | Dynamic characteristics                     | 17  |
| 12    | Application information                     | 19  |
| 12.1  | Application diagrams                        |     |
| 12.2  | Application hints                           |     |
| 13    | Test information                            |     |
| 13.1  | Quality information                         |     |
| 14    | Package outline                             | 22  |
| 15    | Handling information                        |     |
| 16    | Soldering of SMD packages                   | 24  |
| 16.1  | Introduction to soldering                   |     |
| 16.2  | Wave and reflow soldering                   |     |
| 16.3  | Wave soldering                              |     |
| 16.4  | Reflow soldering                            |     |
| 17    | Soldering of HVSON packages                 | 26  |
| 18    | Appendix: ISO 11898-2:2016 parameter        |     |
|       | cross-reference list                        |     |
| 19    | Legal information                           |     |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.